# Detecting Implied Scenarios in Message Sequence Chart Specifications

Sebastian Uchitel, Jeff Kramer and Jeff Magee Department of Computing, Imperial College, 180 Queen's Gate, London SW7 2BZ, UK.

{su2, jk, jnm}@doc.ic.ac.uk

#### **ABSTRACT**

Scenario-based specifications such as Message Sequence Charts (MSCs) are becoming increasingly popular as part of a requirements specification. Scenarios describe how system components, the environment and users work concurrently and interact in order to provide system level functionality. Each scenario is a partial story which, when combined with other scenarios, should conform to provide a complete system description. However, although it is possible to build a set of components such that each component behaves in accordance with the set of scenarios, their composition may not provide the required system behaviour. Implied scenarios may appear as a result of unexpected component interaction.

In this paper, we present an algorithm that builds a labelled transition system (LTS) behaviour model that describes the closest possible implementation for a specification based on basic and high-level MSCs. We also present a technique for detecting and providing feedback on the existence of implied scenarios. We have integrated these procedures into the Labelled Transition System Analyser (LTSA), which allows for model checking and animation of the behaviour model.

#### **Categories and Subject Descriptors**

D.2.2 [Software Engineering]: Requirements/Specifications – *Languages, Tools.* I.6.4 [Simulation and Modelling]: Model Validation and Analysis.

#### **General Terms**

Algorithms, Languages, Verification.

## **Keywords**

Synthesis, message sequence charts, implementability, labelled transition systems, FSP, LTSA.

### 1. INTRODUCTION

Scenarios are becoming increasingly popular as tools for requirement elicitation and specification. Scenarios describe how system components, the environment and users interact in order to

provide system level functionality. Each scenario is a story which, when combined with all other scenarios, should conform to provide a complete system description. Their simplicity and intuitive graphical representation allows stakeholder involvement and helps to build a common ground with the developers. Besides, as they are partial system descriptions, stakeholders can develop descriptions independently, contributing their own view of the system to those of other stakeholders.

The components participating in scenario-based specifications are assumed to work independently synchronising through message exchange. The resulting concurrent systems are amenable to analysis through the construction of behaviour models. A behaviour model can be used as a precise specification of intended behaviour of a system, as a prototype for exploring the system behaviour and also to allow for automated checking of model compliance to properties (model checking). Numerous tools that allow model checking and animation of behaviour models exist (e.g. [6, 8]).

Our objective is to facilitate the development of behaviour models in conjunction with scenario-based specifications. Such models are complementary and provide an alternative view of how system components interact. In particular, we believe that there is benefit to be gained by experimenting with and replaying analysis results from behaviour models in order to help correct, elaborate and refine scenario-based specifications.

Scenario specifications depict a set of acceptable system behaviours and show how these behaviours are shared out among the system components. This information can be used to synthesise [2, 10, 15] a behaviour model for a possible implementation of such system. Initially one would expect the model to have exactly the same set of behaviours as those depicted in the scenario specification. However, this is not always the case. Scenarios can combine in unexpected ways and certain system behaviours, not present in the scenario specification, may appear in all possible implementations of the system. These behaviours are called *implied scenarios*, and they arise because components have a local view of what is happening in the system. If this view has insufficient information, a component may behave incorrectly in terms of the expected behaviour at a system level.

The existence of implied scenarios is an indication of unexpected system behaviour, and detecting them can be critical. An implied scenario may simply mean that an acceptable scenario has been overlooked and the scenario specification needs to be completed. Alternatively, the implied scenario may represent an unacceptable behaviour and therefore imply a need to modify the scenario specification to avoid the undesired situation.

In this paper, we present a framework for synthesising implementation models for scenario-based specifications and for detecting the existence of and providing feedback on implied scenarios. Implied scenarios have been studied by Alur et al. [1] for a restricted scenario language. The issue of constructing an implementation and finding implied scenarios is limited to a set of message sequence charts (MSCs) that specify a finite set of (finite) system behaviours. We extend their work by providing a framework for a more expressive scenario language that provides for high-level MSCs for specifying an infinite number of (possibly infinite) system behaviours.

Our previous work on scenario-based languages [12] differs significantly from the approach presented in this paper. In [12] we consider scenario-based languages as design languages, a view similar to work of other authors [2, 3, 10, 15]. The semantics of a scenario specification is defined directly in terms of labelled transition systems; in other words the scenarios specify how components should by designed. In this paper we consider a scenario specification as describing system behaviour and not a system design, therefore the relevant issue is finding an adequate design for the specification.

The goal of this paper is to present our overall framework for synthesising behaviour models for scenario-based specifications and detecting implied scenarios. Although we discuss some of the formal results in this paper, a detailed proof is provided elsewhere [13]. In Section 2, we present a scenario-based specification language that uses basic and high-level MSCs. Section 3 describes a procedure for synthesising a behaviour model of an implementation for MSC specifications. In addition, we show the synthesised implementation model to be the closest possible to the specified system. Section 4 introduces the notion of implied scenarios and in Section 5 we present a method for detecting the existence of implied scenarios. Section 6 discusses our implementation that integrates with the Labelled Transition System Analyser tool. Finally, in Sections 7 and 8 we discuss related work, conclusions and future work.

# 2. MESSAGE SEQUENCE CHARTS

In this section, we briefly describe message sequence charts (MSCs). We also introduce a simple example that is used to illustrate our approach. This example has several scenarios showing how a control unit operates sensor and actuator components to control the pressure of a steam boiler. A database is used as a repository to buffer sensor information while the control unit performs calculations and sends commands to the actuator.

The language is a subset of the MSC ITU language [7]. A basic MSC (bMSC) describes a finite interaction between a set of components (see top of Figure 1). Each vertical line represents a component and is called an instance. Each horizontal arrow represents a synchronous message, its source on one instance corresponds to a message output and its target on a different instance corresponds to a message input.

**Definition 1. (Basic Message Sequence Charts)** A basic message sequence chart (bMSC) is a structure  $(E, L, I, \lambda, <, tgt)$  where:

- E is a set of events partitioned into a set S of send events and a set R of receive events.
- L is a finite set of labels.

- *I* is a finite set of instances.
- $\lambda : E \to L \times I$  maps events to their labels and instances. We define i(E) to be the set of events e such that  $\lambda(e) = (l, i)$ .
- < is a set of total orders  $<_i \subseteq (i(E) \ x \ i(E))$  where  $i \in I$ . We define  $\le$  to be the transitive closure of  $\smile <_i \cup tgt \cup tgt^{-1}$  and require that if  $s \le r$  and  $r \le s$  then tgt(s) = r
- tgt: S→ R is a function that maps send events to receive events.

We will note lbl(e) = l and inst(e) = l if  $\lambda(e) = (l, i)$ .

For simplicity, throughout the paper, we shall require message labels to denote message types. In other words a message uniquely characterizes a sending and a receiving component. In addition, as messages are synchronous we require arrows to be drawn horizontally and do not allow components to send messages to themselves.

The behaviour of a bMSC is a set of sequences of message labels. The set is determined by the causal precedence of events of the bMSC. Events are totally ordered within instances and are considered to occur simultaneously if the receive event corresponds to the send event (s and tgt(s)). This causal relation determines a partial order of events ( $\leq$ ). Thus, any sequence of send events that respects this partial order gives rise to an acceptable behaviour of the bMSC. For example the behaviour of the bMSC Analysis of Figure 1 comprises only one sequence of labels: Query, Data, Command.

**Definition 2. (Linearisations)** Let  $b = (E, L, I, \lambda, <, tgt)$  be a bMSC. A word  $l_I$ , ...,  $l_{|S|}$  over the alphabet L is a linearization of b iff there is a word  $s_I$ , ...,  $s_{|S|}$  over the alphabet S such that:

- $lbl(s_i) = l_i$  for 1 < i < |S|.
- If  $s_i \le s_i$  then  $i \le j$ .

**Definition 3. (bMSC Languages)** Let  $b = (E, L, I, \lambda, <, tgt)$  be a bMSC. We define the language of b as a set L(b) of words over the alphabet L, where  $L(b) = \{w \mid w \text{ is a linearization of } b\}$ .

A high-level MSC (hMSC) provides the means for composing bMSCs. It is a directed graph where nodes represent bMSCs and edges indicate their possible continuations (see bottom of Figure 1). hMSCs also have an initial node represented with a triangle.

**Definition 4.** (High-level Message Sequence Charts) A high-level message sequence chart (hMSC) is a graph of the form  $(N, A, s_o)$  where:

- N is a set of nodes.
- $A \subseteq (N \times N)$  is a set of arrows.
- $s_0 \in N$  is the initial node.

A (possibly infinite) sequence of nodes  $w = n_0$ ,  $n_1$ , ... is a path if  $n_i \in N$ ,  $n_0 = s_0$ , and  $(n_i, n_{i+1}) \in A$  for  $0 \le i < |w|$ . We say a path is maximal if it is not a proper prefix of any other path.

We can now define MSC specifications. They consist of a set of bMSCs, a hMSC and a bijective function that maps every node in the hMSC to a bMSC. For simplicity we assume that all bMSCs have the same set of instances and that message labels are used consistently throughout them.

**Definition 5. (Message Sequence Chart Specifications)** A message sequence chart (MSC) specification is a structure (*B*, *H*, *f*) where:

- B is a set of bMSCs.
- $H=(N, A, s_0)$  is a hMSC.
- $f: N \to B$  is a bijective map from hMSC nodes to bMSCs. We shall denote  $\alpha(i)$  the set of labels that can be received or sent by an instance i.

The behaviour of a MSC specification is also given by a set of sequences of message labels. The hMSC together with the mapping of nodes to bMSCs show how the system can evolve from one scenario to another. There are two usual interpretations of this evolution. The first is to assume that all components wait until all events of the previous bMSC have occurred before moving on to the next bMSC. This implies that there is some kind of implicit synchronisation scheme that components use in order to know when a scenario is completed. We believe that this is not a reasonable assumption and adopt the second and more accepted approach in which components move into subsequent scenarios in an unsynchronised fashion. We define the notion of sequential composition (or concatenation) of bMSCs accordingly.

**Definition 6.** (Sequential Composition of bMSCs) The sequential composition of two bMSCs  $b = (E, L, I, \lambda, <, tgt)$  and  $b' = (E', L', I', \lambda', <', tgt')$  is denoted  $(b \bullet b')$  and is defined by the bMSC  $(E \cup E', L \cup L', I \cup I', \lambda' \cup \lambda', <<, tgt \cup tgt')$ , where << is a set of total orders  $<<_i$  such that  $i \in I$ ,  $<<_i = <_i \cup <_i' \cup \{(max(i(E), min(i(E')))\}$ .

For example the bMSCs (Analysis • Register) determines two possible sequences of events Query, Data, Pressure, Command and Query, Data, Command, Pressure. These sequences occur because message Pressure is independent of Command, i.e. there is no causal relation between the send events of these messages in (Analysis • Register). This is not surprising as they involve different components, and thus any interleaving of these messages could occur.

The sequences of event labels determined by a MSC specification are those belonging to the language of any maximal concatenation of bMSCs allowed by the hMSC.

**Definition 7. (Maximal bMSCs)** Let Spec = (B, H, f) be a MSC specification. We say that a b is a maximal bMSC in Spec if there is a maximal path  $n_1, n_2, ...$  in H such that  $b = f(n_1) \bullet f(n_2) \bullet ...$ 

**Definition 8.** (MSC Specification Languages) Let Spec = (B, H, f) be a MSC specification with a set of instances I. We define the language of Spec as a set L(Spec) of words, where  $L(Spec) = \{w \in L(b) \mid b \text{ is a maximal bMSC of } Spec \}$ .

# 3. IMPLEMENTATION SYNTHESIS OF MSC SPECIFICATIONS

A MSC specification not only determines a set of acceptable system executions, but also states what components participate in these executions and what responsibilities they have. Thus, building a set of components that can send and receive messages as in the MSC specification is a relevant issue. In this section we show how this can be done and explain to what degree these components can comply with the original specification. We model components as labelled transitions systems (LTS) where labels represent messages that the components can input and output. We consider the system as the parallel composition of all components. In other words the system is the result of composing components such that they execute asynchronously but synchronize on all



Figure 1. Message sequence chart specification.

shared message labels. For a detailed explanation of LTS and parallel composition refer to [8].

**Definition 9.** (Labelled Transition Systems) A finite labelled transition systems (LTS) P is a structure (S, L,  $\Delta$ , q) where:

- S is a set states.
- L = ∞(P) ∪ {τ} is a set of labels where ∞(P) denotes the alphabet of P and τ denotes internal actions that cannot be observed by the environment of an LTS.
- $\Delta \subseteq (S \times L \times S)$ .
- $q \in S$  is the initial state.

Given a LTS we wish to compare the executions it models with the executions specified in a MSC specification. Thus we introduce the notion of trace.

**Definition 10. (Traces)** Let  $P = (S, L, \Delta, q)$  be a LTS. A (possibly infinite) word  $w = l_1, l_2, ...$  over the alphabet L is a trace of P iff there is a word  $q_1, q_2, ...$  over the alphabet S such that:

- $(q_i, l_i, q_{i+l}) \in \Delta$  for  $0 \le i \le |w|$
- $q_I = q$

We say a trace is maximal if it is not a proper prefix of any other trace. We also define  $L(P) = \{w \mid w \text{ is a maximal trace of } P\}$ .

The weakest condition that one can require from an implementation of a MSC specification is that it must comprise a component for each instance, that each component must have the interface determined by the specification (i.e. inputs and outputs according to the send and receive events of its instance) and that the complete system must be able to execute all the sequences determined by the specification.

**Definition 11. (Implementations)** Let Spec = (B, H, f) be a MSC specification with instances I, and P a LTSs resulting from the parallel composition of LTSs  $P_i$  with  $i \in I$ . We define P to be a implementation of Spec if

- $\qquad \propto (P_i) = \propto (i)$
- $L(Spec) \subseteq L(P)$ .

The algorithm of Figure 2 can be used to build a LTS for each component specified in a MSC specification. Furthermore, if the LTS models for all the components are composed in parallel, then we obtain an implementation of the MSC specification.

The algorithm works by translating the MSC specification into a behaviour model specification in the form of Finite Sequential Processes (FSP) [8], which is the input language of the Labelled Transition System Analyser (LTSA) [8]. Using LTSA one can visualise the LTS for each component, for the complete system or animate the system model. Furthermore, as we shall see, LTSA can be used to check if the model satisfies certain properties [9].

We present a simplified version of the algorithm in [12]. Main differences are due to the fact that this version does not have to deal with state labels in MSC specifications. Although the version in [12] can be used for the current approach, the algorithm presented here produces clearer FSP productions.

The algorithm synthesises one component at a time, and we shall present it briefly by applying it to component *Control* of Figure 1. For a more detailed explanation and proof of claims that appear below refer to [13].

Given a MSC specification and a component to be synthesised, the algorithm constructs a deterministic FSP process that can has the same language as the projection of the MSC language on the alphabet of the component. First, the algorithm builds one FSP production for each bMSC in the specification. The non-terminal on the left hand side of the production is the name of the bMSC, while the right hand side is the sequence of events (reading top-down) that the component's instance can perform. The productions generated for the *Control* component are show in Figure 3.

Second, the algorithm calculates the maximal continuations for each bMSC. A bMSC  $b_2$  is a continuation of  $b_1$  (denoted  $b_1 \Rightarrow b_2$ ) if it possible to get to  $b_2$  from  $b_1$  through one edge of the hMSCs or if there is a  $b_3$  such that  $b_2 \Rightarrow b_3$ ,  $b_3 \Rightarrow b_1$  and the component's instance in  $b_3$  has no events. To illustrate, we calculate the continuations of bMSC *Initialise* for component *Control*. According to the hMSC of Figure 1, bMSC *Register* is a continuation of *Initialise*. However, as *Control* does not participate in *Register*, the bMSCs *Analysis* and *Terminate* are also continuations of Analysis. Consequently, we have *Analysis*, *Terminate* and *Register* as continuations of *Initialise*. A maximal continuation of  $b_1$  is a bMSC  $b_2$  such that  $b_1 \Rightarrow b_2$  and for all  $b_3$ ,  $b_1 \Rightarrow b_3$  implies  $b_3 \Rightarrow b_2$ . Of the three continuations of *Initialise*,

```
void Synthesise(Specification S, Component c)
   Grammar G = new Grammar();
   ForEach bMSC b in S.getbMSCs()
      G.add(buildProduction(S, c, b);
   G.removeUnreachableNonTerminals();
          "\\----" + c.name()+ "----
   print
   print "determinisitic " + c.name()+
print Continuations(S, "Init");
   ForEach Production p in G
      print p.getLeftHandSide() + "= (";
      print p.getRightHandSide();
      print Continuations(S,p.getLeftHandSide());
      print ")":
   print "/{hiddenAction}.";
Production buildProduction(Specification S,
                             Component c, bMSC b) {
   Production p = new Production();
   String s = "";
   p.setLeftHandSide(b.name());
   Instance i = b.getInstance(c);
   for (int a = 0; a < i.size(); a++)
      s = s + i.qetEvent(a).label() +
   p.setRightHandSider(s);
   return p;
String Continuations (Specification S, String
name)
   SetOfbMSCs C=S.getMaximalContinuations(name);
   if (C.size() == 0)
    return "STOP";
else if (C.size() == 1)
      return C.getElement().name();
      String s = "(";
      ForEach bMSC b in Cont
      s = s + "hiddenAction->" + b.name() + " | ";
s = s + ")";
   return s;
```

Figure 2. Synthesis Algorithm.

```
Initialise: on
Register:
Terminate: off
Analyse: query->data->command
```

Figure 3 – Initial FSP productions for *Control* 

```
Init: Initialise
Initialise: Analysis, Terminate.
Register: Analysis, Terminate.
Analysis: Analysis, Terminate.
Terminate: Initialise.
```

Figure 4 – Maximal continuations for *Control*.

only *Analysis* and *Terminate* are maximal continuations because they are also continuations of *Register*. The maximal continuations of all bMSCs for component *Control* are shown in Figure 4.

Third, the right hand side of each FSP production is appended with a string of the form hiddenAction->b1 | ... | hiddenAction->bn where b1...bn are the names of bMSC that are maximal continuations of b.

Finally, productions with unreachable left hand side non-terminals are eliminated and the remaining FSP productions are printed according to FSP syntax. The action hiddenAction is hidden in the final FSP process because it represents an internal component action that is not visible to other components. In addition, the process is declared deterministic using the corresponding

FSP keyword. The final FSP process for the *Control* component is shown in Figure 5.

The result of the synthesis algorithm can be fed into LTSA and the LTS model for the *Control* component can visualised (see Figure 6). Once all components have been synthesised, the complete system is the parallel composition of all components:

**Definition 12. (FSP Synthesis)** Let *Spec* be a MSC specification and let  $P = (P_1 \mid\mid P_2 \mid\mid ... \mid\mid P_n)$  where  $P_i$  corrsponds to the LTS resulting from the algorithm of Figure 2. We say that P is the synthesised model of *Spec*.

A simple argument can be used to show that the model synthesised by our algorithm is an implementation of the MSC specifications used as input. For a detailed proof refer to [13]. First, we can prove that the projection of a word  $w \in L(Spec)$  on the alphabet of a component must be of the form  $lbl(w_i).lbl(w_2)...$  were  $w_i$  is a sequence of events of one of the component's instances j ordered according to  $<_j$ . Furthermore, if  $w_i$  corresponds to instance j and  $w_{i+1}$  corresponds to instance k then the bMSC which contains j is a continuation of the bMSC that contains k according to the hMSC. Based on the synthesis algorithm and the semantics of FSP, we can prove that each component can execute its corresponding projection of w. It follows that w is a trace of the modelled system.

**Proposition 1.** If P is the synthesised model of a MSC specification Spec, then P is an implementation of Spec.

## 4. IMPLIED SCENARIOS

In the previous section we defined a rather weak notion of implementation. We only require a model to include all possible behaviours that have been described in the MSC specification  $(L(Spec) \subseteq L(P))$ . In many cases any implementation will not do. One wishes to obtain an implementation that is as close as possible to the language of the specification. Moreover, why not have an implementation that provides exactly the same language as the specification? The problem is that such implementation does not always exist. In this section we exemplify how this happens and define the notion of an implied scenario. In the next section we show how these situations can be detected.

Applying the synthesis algorithm presented above, we can construct the complete FSP model for the MSC specification of Figure 1. Once the FSP specification is fed into the LTSA tool, we can play with our model to see how it behaves. In Figure 7 we show a trace (using the bMSC syntax for clarity) which can be executed in our system model. The trace shows how the Control component is accessing the database and receiving information from a previous activation of the sensor. This is clearly not an intended behaviour and does not belong to the language of our MSC specification. The MSC specification clearly states that after initialising Sensor there must be some data registered into the Database before any queries can be done. Note that as the pressure message and the query message involve the database, the trace of Figure 7 cannot be a result of the interleaving of messages in some maximal bMSC determined by the high-level MSC diagram of Figure 1.

Figure 5 - FSP specification for Control



Figure 6 - LTS for Control

This means that we have a problem with our implementation model. It is allowing some system executions that are unacceptable. We could try to build another implementation that does not include this trace. However, we can show that the implementations synthesised by the algorithm presented above are the implementations that allow the least system executions that are not in the language defined by a MSC specification. In other words our synthesised model of the system specified in Figure 1 is minimal with respect to inclusion of system traces.

**Proposition 2.** If P is the synthesised LTS of a MSC specification Spec, then P is the minimal implementation of Spec (i.e. for all implementation P',  $L(P) \subset L(P')$ ).

We must now conclude that the unwanted trace will appear in any implementation of our system. How can this be possible? If we analyse the MSC specification closely, we can see the following: The *Control* component cannot see when the *Sensor* has registered data in the *Database*, thus if it is to query the database after data has been registered at least once, it must rely on the *Database* to enable and disable queries when appropriate. However, as the *Database* cannot tell when the sensor has been turned on or off; it cannot distinguish a first registration of data from others. Thus, it cannot enable and disable queries appropriately. Succinctly, components do not have enough local information to prevent the system execution shown in Figure 7. Note that each component is behaving correctly according to some valid, but different, sequence of bMSCs. The *Sensor*,



Figure 7 – Implied Scenario

Control and Actuator are going through scenarios Initialise, Register, Terminate, Initialise, Analysis, Register. However, the Database is performing Initialise, Register, Analysis, Register. We will use the term implied scenario to refer to system executions such as the one shown in Figure 7.

**Definition 13. (Implied Scenario)** Let Spec be a MSC specification with an alphabet L. An implied behaviour is a word  $w \not\in L(Spec)$  over the alphabet L such that  $w \in L(P)$  for all implementations of Spec.

An important observation on implied scenarios is that they are the result of an inconsistency between system decomposition and system behaviour. Implied scenarios are not an artefact of a particular MSC language, they are the result of specifying the global behaviours of a system that will be implemented component-wise.

Implied scenarios are not necessarily unwanted situations. They can simply be acceptable scenarios that have been overlooked by stakeholders. Thus, once implied scenarios have been detected (discussed in the next section), the MSC specification can be completed with the overlooked scenarios and refined to avoid unwanted ones. Eventually an MSC specification that has no implied scenarios may be reached. Thus we could use our synthesis algorithm to build an implementation that behaves exactly as the specified system. We can guarantee this as the algorithm builds minimal implementations. We say that an implementation is safe if it behaves exactly as the specified system.

**Definition 14. (Safe Implementation)** Let *Spec* be a MSC specification, and P an implementation. P is a safe implementation of *Spec* if L(Spec) = L(P). We shall say that a *Spec* is safely implementable if there is a safe implementation of *Spec*.

**Proposition 3.** If P is the synthesised model of a safely implementable MSC specification Spec, then P is safe implementation of Spec.

#### 5. DETECTING IMPLIED SCENARIOS

We have shown how a minimal implementation can be constructed for a MSC specification. But we have also shown that it is possible to obtain unexpected behaviours from such implementations. These implied scenarios can help to complete the MSC specification with unforeseen situations or indicate that the specification must be refined to prevent unwanted executions. Consequently, detecting implied scenarios is an important issue.

Having developed an algorithm that builds a system model within an analysis tool such as LTSA, we have focused on using such a tool to detect implied scenarios. The simplest approach would be to build a safety property that has exactly the same behaviour as the MSC specification and to check that our LTS model satisfies the property using LTSA. If the property is satisfied, then the model cannot perform more executions than those of the property. As the property behaves exactly as the specified system, we could conclude that the LTS model does not have implied behaviours.

However, this naïve approach would be extremely expensive in computational terms. This is due to the fact that the language of an MSC specification cannot be built compositionally.

Concatenating the languages of bMSCs according to the hMSC does not provide the specified behaviour, nor does combining partial orders for each bMSC. The way to build the language of a MSC specification would be to construct all maximal bMSCs, and find all linearisations for each one. However, the number of maximal bMSCs may be infinite as may be the length of each bMSC.

We avoid calculating the whole language of an MSC specification by finding a safety property that accepts a simpler language, which if satisfied by the LTS model, guarantees the absence of implied scenarios. Furthermore, if the property is not satisfied, the counter-example provided by LTSA is an example of an implied scenario. The problem, of course, is to find such a simpler language to use as our safety property.

The general reasoning we use is as follows: If there is an implied scenario then the model can behave properly according to the specification up to a certain point and then deviate from acceptable behaviour. This deviation must be able to occur in a finite prefix of some trace. Furthermore, this deviation must be able to occur before the system reaches the same state in the LTS system model twice. Accordingly, we build a safety property that accepts traces that behave correctly according to the MSC specification up to a point where a system state has been reached twice.

Building such a property requires listing all acceptable behaviours of the MSC specification and truncating them when a loop in the LTS model is detected. This is not a simple task because there are an infinite number acceptable behaviours, and because the cost of simulating each one on the LTS model to check when a state is reached twice is too large. The method we now present builds a safety property relying on the hMSC rather than the LTS model. For a complete explanation and proof of the claims that appear below refer to [13].

We assume that the MSC specification has been normalised to avoid choices of bMSCs in the hMSC that can start with a common message. Normalisation can be automated by applying the method described by Hélouet and Le Maigat [5].

In the rest of the section we use an alternative representation of



Figure 8 – hMSC viewed as an LTS.



Figure 9 – Control's view of the hMSC.



Figure 10 - Composition of component hMSC views.

hMSCs. We view hMSCs as labelled transition systems instead of graphs. The transitions of the LTS are labelled with bMSC names and the language accepted by the LTS is the set of maximal bMSCs of the MSC specification. Synthesising such an LTS from an hMSC is simple; in Figure 8 we show the LTS view of the hMSC of Figure 1 as an example. In the remainder of this section hMSC will refer to the LTS representation of hMSCs.

From a component's perspective, the hMSC may refer to bMSCs in which it does not participate. For example, the Control component only participates in bMSCs Initialise, Analysis and Terminate. Thus, the occurrence of bMSC Register is completely transparent to it. We define a component view of an hMSC as an LTS: We require the LTS to accept all projections of the words accepted by the hMSC on the alphabet of bMSCs in which the component participates. In Figure 9 we show the Control hMSC view. Note that a component hMSC view shows the relation between the synthesised FSP productions of the component (Compare Figure 9 with Figure 5). Furthermore, as the component LTS is deterministic, we can show that the component's view of the hMSC is an abstraction of its behaviour: Each state in the component hMSC view represents a state in the component LTS. The state reached after accepting the events determined by a sequence of bMSCs in the component LTS is the state represented by the one reached after accepting the same sequence of bMSCs in the component hMSC view. For example state 1 in Figure 9 represents the component state 1 shown in Figure 6. This means that after executing the events determined by a sequence of bMSCs that leads to state 1 in Figure 9, the component will always reach state 1 of Figure 6.

The fact that component hMSC views are abstractions of their own behaviour is important because we can use it to build an abstraction of the system LTS. If we compose component hMSC views in parallel we obtain an abstraction of the system model that assumes that components will synchronise in their choices of bMSCs. (see Figure 10). Components do not actually synchronise on bMSCs, they synchronise via messages. A component could choose to go through a different bMSC than the rest of the components if the events involved are the same. Nevertheless,

because components are deterministic, the state in which the component would be after choosing either bMSC is the same. So it is as if the component chose the right bMSC and synchronised with the rest of the system components.

Following this reasoning, we can show the state reached by the system model after accepting the events determined by a sequence of bMSCs is the state represented by the one reached after accepting the same sequence of bMSCs in the composed hMSC view. For example, the state reached by the implied scenario shown in Figure 7 is being represented by state 2 in Figure 10. Returning to the explanation of why the implied scenario of Section 4 occurred, we mentioned that the Sensor, Control and Actuator were following scenarios Initialise, Register, Terminate, Initialise, Analysis, Register. While the Database was following Initialise, Register, Analysis, Register. Note that both sequences of bMSCs lead to the same state in Figure 10.

We now have an abstraction of our system model that allows us to detect when the synthesised implementation model of a MSC specification has looped. We will build a safety property that accepts traces that behave correctly (according to the MSC specification) and do not go more than once through a state represented by the composed hMSC. If there is an implied scenario in which deviated behaviour occurs after passing one of these states more than once, the system must have been able to perform this behaviour in its first pass through the state. Moreover, as we have assumed a normalised hMSC, the behaviour without the loop must also be an implied scenario. Thus, our safety property would have detected it.

**Definition 15.** (Safety Language) Let Spec = (B, H, f) be a MSC specification with a set of labels L. The safety language of Spec, denoted SL(Spec) is a set of words over the alphabet L such that  $w \in SL(Spec)$  if and only if there is a prefix  $s_1, s_2, ..., s_n$  of w such that  $s_1, s_2, ..., s_n$  ... is a linearisation of a maximal bMSC  $b_1, b_2, ..., b_m$  ... with  $b_1, b_2, ..., b_m$  a maximal non-looping sequence of the composed hMSC view and either  $s_n$  is the first event appearing in w of bMSCs  $b_{m+1}, b_{m+2}, ...$  or  $w = s_1, s_2, ..., s_n$ 

The construction of our safety property is quite straightforward. *First* all maximal non-looping sequences of bMSCs in the composed hMSC view that are valid according to the hMSC are constructed. We do this by considering the hMSC as a property



Figure 11 – Composed hMSC with violations to hMSC.

```
Trace to property violation in DetProperty:

on

pressure

off

on

query
```

Figure 12 – Implied Scenario detected by LTSA.

and checking the traces of the composed hMSC that violate this property. This is shown in Figure 11, where traces in the composed hMSC that are not valid according to the hMSC lead to error state "-1". An example of a maximal non-looping sequence for the composed hMSC of Figure 10 is the sequence *Initialise*, *Register*, *Terminate*, *Initialise*, *Register*.

Second, for each sequence of bMSCs, we calculate the set of possible first messages that can occur starting at the ending state of the sequence. These messages will be an indication that an acceptable behaviour can be truncated and we therefore call them "truncating messages" of the bMSC sequence. As an example, consider the sequence Initialise, Register, Terminate, Initialise, Register. This sequence ends in state 2 of Figure 11, which is the first state to be reached twice. We are interested in the first messages that can occur starting at state 2. These can be found by looking at the partial orders determined by valid bMSC sequences starting at state 2. We know that there is no need to look for messages after a bMSC is repeated once so this is relatively cheap. The messages that can occur first starting at state 2 are: Pressure, Off and Query.

Third, each sequence is composed sequentially together each one of its "truncating messages". For the sequence Initialise, Register, Terminate, Initialise, Register three bMSC would be constructed, one for Pressure, another for Off and a third for Query. The first bMSC would be the result of sequentially composing (Initialise • Register • Terminate • Initialise • Register) with a bMSC that only has the message Pressure.

*Finally*, the safety property can is built by simply enumerating the linearisations of all constructed bMSCs. These linearisations are truncated as soon as the "truncating message" is reached.

Once the safety property for detecting implied scenarios is built, the synthesised implementation can be checked for implied scenarios using LTSA. The result is a trace that leads to the violation of the safety property and that is (a prefix of) an implied scenario of the Sensor system MSC specification. The trace returned by LTSA is shown in Figure 12 and corresponds to the implied scenario depicted in Figure 7.

Summarising the results presented in this section, we have presented a method for building a safety property, which combined with the synthesised implementation presented before can check if the implementation is safe and if not, provides an example of an implied scenario.

**Theorem 1.** Let P be the synthesised LTS of the MSC specification Spec and SP be the safety property that accepts SL(Spec),

- If *P* satisfies S*P* then *P* is a safe implementation of Spec.
- If *P* does not satisfy *SP* and *w* is a trace violating *SP* then *Spec* is not safely implementable and *w* is the prefix of an implied scenario of *Spec*.

#### 6. LTSA – MSC TOOL

The algorithms presented above have been implemented in Java and integrated into the Labelled Transition System Analyser (LTSA) tool. MSC specifications are input in textual format [7] and the output is a FSP specification, which can be processed by LTSA. Input MSC specifications must be normalised; however, we have not currently automated a normalisation procedure (such as the one presented in [5]).

The implementation, together with some examples (including the one used throughout this paper), is available at [11]. In Table 1 we show some execution times and sizes of synthesised LTSs for the example used in this paper, a slightly larger version of it and a version of the ATM system (see e.g. [10]). All examples were run on a Pentium III, 300Mhz, 256Mb with Windows NT 4.0 and Java 1.3.

# 7. RELATED WORK

This work uses several of the concepts presented by Alur et al. in [1]. In particular we have used their notions of implied scenario and realisability, which we call implementability. The fundamental difference with this work is the scenario language being studied. In [1] only bMSCs are allowed, thus the issue of constructing an implementation and finding implied scenarios is limited to a finite set of finite executions. We extend their work to include high-level MSCs allow specification of an infinite number of (possibly infinite) systems traces. Another difference is that in [1] communication between components is considered to be asynchronous. In other words message passing is not considered to be hand shaking.

Van Lamsweerde et al. [14] adopt a different approach: a set of examples and counterexamples expressed as scenarios is used to infer a temporal logic specification. Thus, they generate explicit declarative requirements from an operational description. Combining these requirements with LTS models may be an interesting possibility for future work.

Harel et al. [4] use a complex scenario language that uses live sequence charts (LSC) to describe universal and existential scenarios. However, this approach departs from the idea of using simple graphical scenario languages for requirements elicitation.

|                          | Nodes in hMSC | Transitions in hMSC | Model<br>synthesis<br>time | Model size<br>(# states) | Property synthesis time | Property size<br>(# states) | Safety check time |
|--------------------------|---------------|---------------------|----------------------------|--------------------------|-------------------------|-----------------------------|-------------------|
| Sensor v1.0 (this paper) | 4             | 7                   | 20ms                       | 11                       | 190ms                   | 17                          | 31ms              |
| Sensor v2.0              | 6             | 8                   | 40ms                       | 21                       | 200ms                   | 42                          | 92ms              |
| ATM                      | 10            | 15                  | 90ms                       | 32                       | 211ms                   | 71                          | 82ms              |

Table 1 - Synthesis algorithm execution times.

We believe that much benefit can and should be gained from the kind of simple scenario languages being used today, thus prefer the simpler approach to scenarios. The synthesis method presented in [4] differs from our approach significantly in that a system model is first constructed and then decomposed into a set of components.

There is much work on synthesis techniques for building models from scenario descriptions. However, these approaches do not make a distinction between a specification and an implementation. We consider that a specification can have many implementations. In one sense, these approaches consider the scenario specification to be more of a design language that uniquely determines an implementation up to a certain level of abstraction. Many approaches provide algorithms for generating statechart models from MSCs [2, 10, 15]. Another approach is to provide a formal semantics for MSCs based on state machines such as the one provided by Cobens et al. [3], which is part of the Z.120 recommendations for MSCs. In [12] we have presented an MSC language that integrates these kinds of approaches by providing a simple mechanism for tailoring MSC specifications to specific interpretations by the use of state labels.

# 8. CONCLUSIONS

We have presented a framework for synthesising implementation models for scenario-based specifications. This framework, which has been entirely implemented and integrated in the LTSA tool, allows building a model of a system that implements a MSC specification. The resulting model is guaranteed to be the model that implements the least unwanted behaviours. The framework also provides a method for assessing if a scenario specification has implied behaviours. Furthermore, an example of implied behaviour is given if the specification is not safely implementable. Finally as our approach integrates with LTSA, the synthesised implementation can be more thoroughly analysed by model checking safety and liveness properties. There is also the potential for model animation [9] as a means of including further domain constraints and of making the models more comprehensible to stakeholders and developers.

The goal of this paper has been to present the overall framework for detecting implied behaviours, and therefore we have only briefly discussed formal results. For a detailed proof of these results refer to [13].

An important observation on implied scenarios is that they are the result of an inconsistency between system decomposition and system behaviour. Providing an implementation for a set of components that can send and receive messages as in the MSC specification such that the overall system behaviour is the language determined by the MSC specification is not always possible. Implied scenarios are not an artefact of a particular MSC language, they are the result of specifying the global behaviours of a system that will be implemented component-wise.

Scenarios have proved to be a good tool for bridging the gap between stakeholders and developers. However, up to now, this is mainly a one-way bridge in which developers gain more insight of stakeholders' domain knowledge. Future work will focus on building a stronger bridge in the other direction, i.e. building mechanisms to provide clear feedback of the developer's world to stakeholders. Preliminary work in this direction is promising. We

are automating the construction of alternative system views from synthesised LTS models.

# 9. ACKNOWLEDGMENTS

We would like to thank Victor Braberman for his helpful comments and discussion. We are grateful to the EPSRC for funding part of the work under grant BR/M24493 (BEADS).

# 10. REFERENCES

- 1. Alur, R., Etessami, K. and Yannakakis, M., Inference of Message Sequence Charts. 22nd International Conference on Software Engineering (ICSE'00). Limerick, Ireland, 2000.
- 2. Broy, M., Krüger, I., Grosu, R. and Scholz, P., From MSCs to Statecharts. *Distributed and Parallel Embedded Systems*, 1999, Kluwer Academic Publishers.
- 3. Cobens, J.M.H., Engels, A., Mauw, S. and Reniers, M.A. Formal Semantics of Message Sequence Charts, Eindenhoven University of Technology, Eindhoven, The Netherlands, 1998.
- 4. Harel, D. and Damm, W., LSCs: Breathing Life into Message Sequence Charts. *3rd IFIP Int. Cond. of Formal Methods for Open Object-Based Distributed Systems*, New York, 1999. Kluwer Academic.
- 5. Helouet, L. and LeMaigat, P., Decomposition of Message Sequence Charts. *2nd Workshop on SDL and MSC*, Grenoble, France, 2000.
- 6. Holzmann, G.J. and Peled, D. *The state of Spin*, CAV'96, LNCS 1102, 1996.
- 7. ITU-T Recommendation Z.120. Message Sequence Charts (MSC'96), ITU Telecommunication Standardisation Sector, Geneva, 1996.
- 8. Magee, J. and Kramer, J. Concurrency: State Models and Java Programs. John Wiley & Sons Ltd., New York, 1999.
- 9. Magee, J., Kramer, J., Giannakopoulou, D. and Pryce, N., Graphical Animation of Behavior Models. *22nd International Conference on Software Engineering (ICSE'00)*, Limerick, Ireland, 2000.
- 10. Systä, T. Static and Dynamic Reverse Engineering Techniques for Java Software Systems *Dept. of Computer and Information Sciences*, University of Tampere, Tampere, 2000.
- 11. Uchitel, S. LTSA-MSC Tool., Available at http://www-dse.doc.ic.ac.uk/~su2/Synthesis/ Department of Computing, Imperial College, 2001.
- 12. Uchitel, S. and Kramer, J., A Workbench for Synthesising Behaviour Models from Scenarios. *23rd International Conference on Software Engineering (ICSE'01)*, Toronto, Canada, 2001.
- 13. Uchitel, S., Magee, J. and Kramer, J. Detecting Implied Scenarios in MSCs Using LTSA, Department of Computing, Imperial College, 2001.
- 14. Van Lamsweerde, A. and Willemet, L. Inferring Declarative Requirements Specifications from Operational Scenarios. *IEEE Transactions on Software Engineering*, 24 (12), 1089-1114.
- 15. Whittle, J. and Schumann, J., Generating Statechart Designs from Scenarios. in *22nd International Conference on Software Engineering (ICSE'00)*, Limerick, Ireland, 2000.